Modulation Technique for Reduced AC Content of the DC Link Current in Three-Phase Two-Level Inverters
Konferenz: PCIM Europe 2024 - International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management
11.06.2024-13.06.2024 in Nürnberg, Germany
doi:10.30420/566262427
Tagungsband: PCIM Europe 2024
Seiten: 10Sprache: EnglischTyp: PDF
Autoren:
Frei, Steffen; Griepentrog, Gerd
Inhalt:
DC link capacitor lifetime plays a crucial role in the design of power inverters. One of the main contributors to capacitor aging is the operation at high temperatures which comes with high capacitor currents. While higher switching frequencies allow for a down-sizing of the DC link capacitance, the required current rating is unaffected. To counteract this, a modulation technique is presented that reduces the DC current ripple significantly. Furthermore, the effects on DC bus current ripple, DC bus voltage ripple, output voltage quality and switching losses are evaluated based on simulations.