Adder design of three N-bit binary numbers based on hybrid Memristor-NMOS
Konferenz: EEI 2022 - 4th International Conference on Electronic Engineering and Informatics
24.06.2022 - 26.06.2022 in Guiyang, China
Tagungsband: EEI 2022
Seiten: 4Sprache: EnglischTyp: PDF
Autoren:
Hu, Jinsen; Zhou, Caigen (College of Computer Science and Technology Nanjing Tech University, Nanjing, China & College of Information Engineering Yancheng Teachers University, Yancheng, China)
Inhalt:
The switching characteristics of memristor make it have a good application prospect in digital logic. In recent years, researchers have proposed many memristor-based adder and multiplier logic circuit designs. It can realize the sum operation of multi-bit binary numbers of 2 numbers. However, when encountering an operation of three or more numbers, it is necessary to add two by two, and then add them again, which is time-consuming and wastes hardware resources. Based on this, this paper designs an adder circuit with three n-bit binary numbers, which can realize the sum operation of multiple inputs. Compared with the traditional adder circuit, it not only reduces the expenditure of hardware resources, but also reduces the delay Time.