Consideration of Electrical Parasitics in Conjunction with Thermal Behaviour of Power Semiconductor Components
Konferenz: CIPS 2012 - 7th International Conference on Integrated Power Electronics Systems
06.03.2012 - 08.03.2012 in Nuremberg, Germany
Tagungsband: CIPS 2012
Seiten: 6Sprache: EnglischTyp: PDF
Persönliche VDE-Mitglieder erhalten auf diesen Artikel 10% Rabatt
Autoren:
Förster, Stefan; Lindemann, Andreas (Otto-von-Guericke-University Magdeburg, Institute of Electric Power Systems, Chair for Power Electronics, Universitätsplatz 2, 39106 Magdeburg, Germany)
Inhalt:
Capacitive and inductive parasitics of every electrically conducting structure are inseparably associated with geometry. Especially in power electronics thermal optimisation along with minimisation of occupied circuit layer area has the demand for a thick metallisation to improve heat spreading. Electrical optimisation by means of minimisation of formation of parasitics instead aims on flat structures. Multi-objective optimisation aims on best compromise solutions. The paper considers a half-bridge configuration of transistors and diodes to investigate aforementioned parasitics by use of simulation. Validation of the results by measurements provide the possibility to use dispersed parameters of simulation results for optimisation purposes.